Invention Application
- Patent Title: SETTING CHANNEL VOLTAGES USING A DUMMY WORD LINE
- Patent Title (中): 使用DUMMY WORD LINE设置信道电压
-
Application No.: US14715579Application Date: 2015-05-18
-
Publication No.: US20160019953A1Publication Date: 2016-01-21
- Inventor: Perumal Ratnam , Christopher Petti , Tianhong Yan
- Applicant: SANDISK 3D LLC
- Applicant Address: US CA Milpitas
- Assignee: SANDISK 3D LLC
- Current Assignee: SANDISK 3D LLC
- Current Assignee Address: US CA Milpitas
- Main IPC: G11C13/00
- IPC: G11C13/00

Abstract:
Methods for reducing leakage currents through unselected memory cells of a memory array during a memory operation are described. In some cases, the leakage currents through the unselected memory cells of the memory array may be reduced by setting an adjustable resistance bit line structure connected to the unselected memory cells into a non-conducting state. The adjustable resistance bit line structure may comprise a bit line structure in which the resistance of an intrinsic (or near intrinsic) polysilicon portion of the bit line structure may be adjusted via an application of a voltage to a select gate portion of the bit line structure that is not directly connected to the intrinsic polysilicon portion. The intrinsic polysilicon portion may be set into a conducting state or a non-conducting state based on the voltage applied to the select gate portion.
Public/Granted literature
- US09455301B2 Setting channel voltages of adjustable resistance bit line structures using dummy word lines Public/Granted day:2016-09-27
Information query