Invention Application
- Patent Title: OPERATION MODES FOR ADJUSTABLE RESISTANCE BIT LINE STRUCTURES
- Patent Title (中): 可调阻力位线结构的运行模式
-
Application No.: US14715575Application Date: 2015-05-18
-
Publication No.: US20160019960A1Publication Date: 2016-01-21
- Inventor: Perumal Ratnam , Christopher Petti , Tianhong Yan
- Applicant: SANDISK 3D LLC
- Applicant Address: US CA Milpitas
- Assignee: SANDISK 3D LLC
- Current Assignee: SANDISK 3D LLC
- Current Assignee Address: US CA Milpitas
- Main IPC: G11C13/00
- IPC: G11C13/00

Abstract:
Methods for reducing leakage currents through unselected memory cells of a memory array during a memory operation are described. In some cases, the leakage currents through the unselected memory cells of the memory array may be reduced by setting an adjustable resistance bit line structure connected to the unselected memory cells into a non-conducting state. The adjustable resistance bit line structure may comprise a bit line structure in which the resistance of an intrinsic (or near intrinsic) polysilicon portion of the bit line structure may be adjusted via an application of a voltage to a select gate portion of the bit line structure that is not directly connected to the intrinsic polysilicon portion. The intrinsic polysilicon portion may be set into a conducting state or a non-conducting state based on the voltage applied to the select gate portion.
Information query