Invention Application
US20160118893A1 CIRCUITS AND METHODS PROVIDING DEAD TIME ADJUSTMENT AT A SYNCHRONOUS BUCK CONVERTER
有权
在同步转换器上提供死区时间调整的电路和方法
- Patent Title: CIRCUITS AND METHODS PROVIDING DEAD TIME ADJUSTMENT AT A SYNCHRONOUS BUCK CONVERTER
- Patent Title (中): 在同步转换器上提供死区时间调整的电路和方法
-
Application No.: US14918893Application Date: 2015-10-21
-
Publication No.: US20160118893A1Publication Date: 2016-04-28
- Inventor: James Thomas Doyle , Farsheed Mahmoudi , Chuang Zhang , Zhengming Fu , Sassan Shahrokhinia
- Applicant: QUALCOMM Incorporated
- Main IPC: H02M3/158
- IPC: H02M3/158

Abstract:
An apparatus and method are disclosed for efficiently using power at a voltage regulator, such as a synchronous buck converter. The synchronous buck converter includes a first switch and a second switch operated by a first control signal and a second control signal, respectively, where the first and second control signals have a corresponding phase difference. A logic circuit measures a duty cycle of an input pulse width modulated (PWM) signal against iterative changes of the phase difference between the first control signal and the second control signal. The logic circuit selects a phase difference corresponding to a minimum value of the PWM signal, thereby optimizing dead time at the synchronous buck converter. The logic circuit may include a Digital Pulse Width Modulator.
Public/Granted literature
- US09654002B2 Circuits and methods providing dead time adjustment at a synchronous buck converter Public/Granted day:2017-05-16
Information query
IPC分类: