Invention Application
- Patent Title: GATE DIELECTRIC PROTECTION FOR TRANSISTORS
-
Application No.: US15080090Application Date: 2016-03-24
-
Publication No.: US20160204098A1Publication Date: 2016-07-14
- Inventor: Andreas Kerber , Suresh Uppal , Salvatore Cimino , Hao Jiang
- Applicant: GLOBALFOUNDRIES INC.
- Applicant Address: KY Grand Cayman
- Assignee: GLOBALFOUNDRIES INC.
- Current Assignee: GLOBALFOUNDRIES INC.
- Current Assignee Address: KY Grand Cayman
- Main IPC: H01L27/02
- IPC: H01L27/02 ; H01L21/66 ; H01L29/78 ; H01L29/423 ; H01L29/66 ; H01L27/092

Abstract:
At least one method, apparatus and system disclosed herein involves forming a device comprising a transistor comprising an active gate and at least one inactive gate in parallel to the active gate. A source region on a substrate is formed. An active gate region is formed on the substrate adjacent the source region. A drain region is formed on the substrate adjacent the active gate region. A first inactive gate region is formed on the substrate in parallel to the active gate region. The source region, the drain region, the active gate region, and the first inactive gate region comprise the transistor. The first inactive gate region is capable of dissipating the at least a portion of a charge.
Information query
IPC分类: