发明申请
US20160240612A1 NON-PLANAR SEMICONDUCTOR DEVICE HAVING GROUP III-V MATERIAL ACTIVE REGION WITH MULTI-DIELECTRIC GATE STACK
审中-公开
具有多层电极堆叠的III-V族材料活性区域的非平面半导体器件
- 专利标题: NON-PLANAR SEMICONDUCTOR DEVICE HAVING GROUP III-V MATERIAL ACTIVE REGION WITH MULTI-DIELECTRIC GATE STACK
- 专利标题(中): 具有多层电极堆叠的III-V族材料活性区域的非平面半导体器件
-
申请号: US15135262申请日: 2016-04-21
-
公开(公告)号: US20160240612A1公开(公告)日: 2016-08-18
- 发明人: Gilbert Dewey , Marko Radosavljevic , Ravi Pillarisetty , Benjamin Chu-Kung , Niloy Mukherjee
- 申请人: Gilbert Dewey , Marko Radosavljevic , Ravi Pillarisetty , Benjamin Chu-Kung , Niloy Mukherjee
- 主分类号: H01L29/06
- IPC分类号: H01L29/06 ; H01L29/66 ; H01L29/423 ; H01L29/51 ; H01L29/201 ; H01L29/205
摘要:
Non-planar semiconductor devices having group III-V material active regions with multi-dielectric gate stacks are described. For example, a semiconductor device includes a hetero-structure disposed above a substrate. The hetero-structure includes a three dimensional group III-V material body with a channel region. A source and drain material region is disposed above the three-dimensional group III-V material body. A trench is disposed in the source and drain material region separating a source region from a drain region, and exposing at least a portion of the channel region. A gate stack is disposed in the trench and on the exposed portion of the channel region. The gate stack includes first and second dielectric layers and a gate electrode.
公开/授权文献
信息查询
IPC分类: