Invention Application
- Patent Title: INTEGRATED CIRCUIT PACKAGE HAVING WIREBONDED MULTI-DIE STACK
- Patent Title (中): 具有接线多模块的集成电路封装
-
Application No.: US14768209Application Date: 2014-08-26
-
Publication No.: US20160276311A1Publication Date: 2016-09-22
- Inventor: Thorsten Meyer , Pauli Jaervinen , Richard Patten
- Applicant: INTEL CORPORATION
- Applicant Address: US CA Santa Clara
- Assignee: INTEL CORPORATION
- Current Assignee: INTEL CORPORATION
- Current Assignee Address: US CA Santa Clara
- International Application: PCT/US2014/057781 WO 20140826
- Main IPC: H01L25/065
- IPC: H01L25/065 ; H01L23/528 ; H01L25/00 ; H01L23/48 ; H01L21/56 ; H01L23/31 ; H01L23/00

Abstract:
Embodiments of the present disclosure are directed towards an integrated circuit (IC) package including a first die at least partially embedded in a first encapsulation layer and a second die at least partially embedded in a second encapsulation layer. The first die may have a first plurality of die-level interconnect structures disposed at a first side of the first encapsulation layer. The IC package may also include a plurality of electrical routing features at least partially embedded in the first encapsulation layer and configured to route electrical signals between a first and second side of the first encapsulation layer. The second side may be disposed opposite to the first side. The second die may have a second plurality of die-level interconnect structures that may be electrically coupled with at least a subset of the plurality of electrical routing features by bonding wires.
Public/Granted literature
- US09972601B2 Integrated circuit package having wirebonded multi-die stack Public/Granted day:2018-05-15
Information query
IPC分类: