Invention Application
US20160343417A1 MEMORY CONTROLLER WITH PHASE ADJUSTED CLOCK FOR PERFORMING MEMORY OPERATIONS 有权
用于执行存储器操作的具有相位调节时钟的存储器控​​制器

  • Patent Title: MEMORY CONTROLLER WITH PHASE ADJUSTED CLOCK FOR PERFORMING MEMORY OPERATIONS
  • Patent Title (中): 用于执行存储器操作的具有相位调节时钟的存储器控​​制器
  • Application No.: US15160538
    Application Date: 2016-05-20
  • Publication No.: US20160343417A1
    Publication Date: 2016-11-24
  • Inventor: Ian P. ShaefferLei Luo
  • Applicant: Rambus Inc.
  • Main IPC: G11C7/22
  • IPC: G11C7/22 G06F13/40 G06F13/16 G11C7/10 G06F1/08
MEMORY CONTROLLER WITH PHASE ADJUSTED CLOCK FOR PERFORMING MEMORY OPERATIONS
Abstract:
In an illustrative embodiment, the memory circuit includes first and second data paths on which data is transferred for read and write memory operations and first and second mixer circuits for adjusting the phase of clock signals applied to their inputs. The mixer circuits are cross-coupled so that the outputs of the first and second mixers are both available to both the first and second data paths. One mixer is used to provide a first phase adjusted clock signal for use by the operating circuit and the other mixer is used to provide a second phase adjusted clock signal for use by a following operation whatever that may be.
Information query
Patent Agency Ranking
0/0