Invention Application
- Patent Title: Phase Calibration of Clock Signals
- Patent Title (中): 时钟信号的相位校准
-
Application No.: US15176864Application Date: 2016-06-08
-
Publication No.: US20170005785A1Publication Date: 2017-01-05
- Inventor: Marko Aleksic , Simon Li , Roxanne Vu
- Applicant: Rambus Inc.
- Main IPC: H04L7/033
- IPC: H04L7/033 ; H04L7/00

Abstract:
A receiver with clock phase calibration. A first sampling circuit generates first digital data based on an input signal, a sampling phase of the first sampling circuit controlled by a first clock signal. A second sampling circuit generates second digital data based on the input signal, a sampling phase of the second sampling circuit controlled by a second clock signal. Circuitry within the receiver calibrates the clocks in different stages. During a first calibration stage, a phase of the second clock signal is adjusted while the first digital data is selected for generating the output data. During a second calibration stage, a phase of the first clock signal is adjusted while the first digital data is selected for the output data path.
Public/Granted literature
- US09755819B2 Phase calibration of clock signals Public/Granted day:2017-09-05
Information query