Invention Application
- Patent Title: DIRECTORY COHERENCE FOR MULTICORE PROCESSORS
- Patent Title (中): 多媒体处理器的目录一致
-
Application No.: US15306021Application Date: 2014-04-24
-
Publication No.: US20170046263A1Publication Date: 2017-02-16
- Inventor: Yan Solihin
- Applicant: Empire Technology Development LLC
- Applicant Address: US DE Wilmington
- Assignee: Empire Technology Development LLC
- Current Assignee: Empire Technology Development LLC
- Current Assignee Address: US DE Wilmington
- International Application: PCT/US2014/035352 WO 20140424
- Main IPC: G06F12/0811
- IPC: G06F12/0811 ; G06F12/0817

Abstract:
A cache coherence mechanism may comprise a bit-to-cache map for processor cores operable up to a maximum frequency for cores of a multicore processor. Entries in a cache coherence directory may include a bit field identifying cores operable at or near the maximum frequency that share a memory block corresponding to the entry. An additional field may indicate sharing by cores operating at lower frequencies. The additional field may be indicative of the bit-field corresponding to a bit-to-cache map representative of cores other than those operating at or near the maximum frequency.
Public/Granted literature
- US09946647B2 Directory coherence for multicore processors Public/Granted day:2018-04-17
Information query
IPC分类: