- 专利标题: Test Point-Enhanced Hardware Security
-
申请号: US15353412申请日: 2016-11-16
-
公开(公告)号: US20170141930A1公开(公告)日: 2017-05-18
- 发明人: Janusz Rajski , Nilanjan Mukherjee , Elham K. Moghaddam , Jerzy Tyszer , Justyna Zawada
- 申请人: Mentor Graphics Corporation
- 专利权人: Mentor Graphics Corporation
- 当前专利权人: Mentor Graphics Corporation
- 主分类号: H04L9/32
- IPC分类号: H04L9/32 ; G06F21/70 ; H04L9/06 ; G01R31/317
摘要:
Various aspects of the disclosed technology relate to techniques of using control test points to enhance hardware security. The design-for-security circuitry reuses control test points, a part of design-for-test circuitry. The design-for-security circuitry comprises: identity verification circuitry; scrambler circuitry coupled; and test point circuitry. The test point circuitry comprises scan cells and logic gates The identify verification circuitry outputs an identity verification result to the scrambler circuitry to enable/disable control test points of the test point circuitry through the logic gates, and the scrambler circuitry outputs logic bits for loading the scan cells to activate/inactivate the control test points through the logic gates.
公开/授权文献
- US10361873B2 Test point-enhanced hardware security 公开/授权日:2019-07-23
信息查询