Invention Application
- Patent Title: Low Energy Accelerator Processor Architecture with Short Parallel Instruction Word
-
Application No.: US15714212Application Date: 2017-09-25
-
Publication No.: US20180018298A1Publication Date: 2018-01-18
- Inventor: Srinivas Lingam , Seok-Jun Lee , Johann Zipperer , Manish Goel
- Applicant: TEXAS INSTRUMENTS INCORPORATED , TEXAS INSTRUMENTS DEUTSCHLAND GMBH
- Main IPC: G06F15/80
- IPC: G06F15/80 ; G06F9/30 ; G06F9/32 ; G06F9/38

Abstract:
Methods and apparatus for a low energy accelerator processor architecture with short parallel instruction word. An integrated circuit includes a system bus having a data width N, where N is a positive integer; a central processor unit coupled to the system bus and configured to execute instructions retrieved from a memory coupled to the system bus; and a low energy accelerator processor coupled to the system bus and configured to execute instruction words retrieved from a low energy accelerator code memory, the low energy accelerator processor having a plurality of execution units including a load store unit, a load coefficient unit, a multiply unit, and a butterfly/adder ALU unit, each of the execution units configured to perform operations responsive to op-codes decoded from the retrieved instruction words, wherein the width of the instruction words is equal to the data width N. Additional methods and apparatus are disclosed.
Public/Granted literature
- US10740280B2 Low energy accelerator processor architecture with short parallel instruction word Public/Granted day:2020-08-11
Information query