Invention Application
- Patent Title: HYBRID FORWARD ERROR CORRECTION AND REPLAY TECHNIQUE FOR LOW LATENCY
-
Application No.: US15277577Application Date: 2016-09-27
-
Publication No.: US20180091332A1Publication Date: 2018-03-29
- Inventor: Brent R. Rothermel , Todd M. Rimmer
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Main IPC: H04L25/03
- IPC: H04L25/03 ; H04L27/20

Abstract:
Disclosed herein are high performance systems with low latency error correction as well as related devices and methods. In some embodiments, high performance systems may include: central processing units, adapter chips, and switch chips connected via channels, each chip including link level forward error correction and link level replay, where errors at or below a threshold level are corrected by forward error correction and remaining errors are corrected using replay. In some embodiments, high performance systems may include: central processing units, adapter chips, and switch chips connected via channels, each chip including link level forward error correction, link level replay, and a multiplexer for determining which error correction technique to use based on the number of errors and an error threshold level.
Public/Granted literature
- US09979566B2 Hybrid forward error correction and replay technique for low latency Public/Granted day:2018-05-22
Information query