Invention Application
- Patent Title: LOW POWER PCIE
-
Application No.: US16155824Application Date: 2018-10-09
-
Publication No.: US20190107882A1Publication Date: 2019-04-11
- Inventor: Lalan Jee MISHRA , James Lionel PANIAN , Richard Dominic WIETFELDT , Mohit Kishore PRASAD , Amit GIL , Shaul Yohai YIFRACH
- Applicant: QUALCOMM Incorporated
- Main IPC: G06F1/32
- IPC: G06F1/32 ; G06F13/10 ; G06F13/40

Abstract:
A system for low-speed Peripheral Component Interconnect (PCI) Express (PCIe) systems, while maintaining both lower level physical layer (PHY) pin requirements and upper layer functionality being capable of both differential and single-ended signaling modes optimized for power savings. An apparatus includes an integrated circuit (IC) adapted to be connected to a Peripheral Component Interconnect (PCI) Express (PCIe) bus. The IC includes a control block selects between differential and single-ended signaling for the PCIe bus. The single-ended signaling is transmitted through existing pins of the IC that are coupled to the PCIe bus for differential signaling when single-ended signaling is selected for the PCIe bus.
Public/Granted literature
- US10963035B2 Low power PCIe Public/Granted day:2021-03-30
Information query