- 专利标题: Novel 3D Structure for Advanced SRAM Design to Avoid Half-Selected Issue
-
申请号: US16226956申请日: 2018-12-20
-
公开(公告)号: US20190122725A1公开(公告)日: 2019-04-25
- 发明人: Chien-Yuan Chen , Chien-Yu Huang , Hau-Tai Shieh
- 申请人: Taiwan Semiconductor Manufacturing Company, Ltd.
- 主分类号: G11C11/418
- IPC分类号: G11C11/418 ; G11C8/08 ; G11C5/02 ; H01L25/065
摘要:
Systems are provided for a three dimension static random access memory (SRAM) structure. The SRAM structure comprises a plurality of memory array layers, layer decoder circuitry on each memory array layer, a word line driver circuit disposed on each memory array layer, and a plurality of complementary bit line pairs extending vertically from a memory cell in a first memory array layer to a memory cell in a second memory array layer. The layer decoder circuitry on each memory array layer is configured to decode a portion of an SRAM address to determine if the SRAM address corresponds to memory cells on its memory array layer. The word line driver circuit disposed on each memory array layer is configured to operate cooperatively with a partial SRAM address decoder to select and drive one of the plurality of word lines disposed on its memory array layer, wherein a selected word line is connected to a predetermined number of memory cells in a specific memory array layer.
公开/授权文献
信息查询
IPC分类: