Invention Application
- Patent Title: SEMICONDUCTOR PACKAGE HAVING INTEGRATED STIFFENER REGION
-
Application No.: US16328231Application Date: 2016-09-14
-
Publication No.: US20190214338A1Publication Date: 2019-07-11
- Inventor: Eng Huat GOH , Jiun Hann SIR , Min Suet LIM , Shawna M. LIFF , Feras EID
- Applicant: Intel Corporation
- International Application: PCT/US2016/051697 WO 20160914
- Main IPC: H01L23/498
- IPC: H01L23/498 ; H01L23/538 ; H01L23/552 ; H01L23/00

Abstract:
Semiconductor packages that mitigate warpage and/or other types or mechanical deformation of package substrates are provided. In some embodiments, a package substrate can include a peripheral conductive region having an assembly of rigid conductive members, such as metal layers, metal interconnects, or a combination thereof. The peripheral conductive region can be integrated into the package substrate during the manufacturing of the package substrate. In some implementations, lithographically defined conductive members can be leveraged to form extended conductive layers that can provide increased stiffness compared to nearly cylindrical conductive vias. Non-peripheral conductive regions also can be integrated into a semiconductor package in order to reduce specific patterns of mechanical deformations and/or to provide other functionality, such as electromagnetic interference (EMI) shielding.
Public/Granted literature
- US10923415B2 Semiconductor package having integrated stiffener region Public/Granted day:2021-02-16
Information query
IPC分类: