Invention Application
- Patent Title: TRANSISTORS HAVING GATES WITH A LIFT-UP REGION
-
Application No.: US16566924Application Date: 2019-09-11
-
Publication No.: US20200006502A1Publication Date: 2020-01-02
- Inventor: Jun CAI
- Applicant: TEXAS INSTRUMENTS INCORPORATED
- Main IPC: H01L29/40
- IPC: H01L29/40 ; H01L21/02 ; H01L21/265 ; H01L29/06 ; H01L29/78 ; H01L29/10 ; H01L29/423 ; H01L29/66

Abstract:
An integrated circuit includes a Laterally Diffused MOSFET (LD-MOSFET) located over a semiconductor substrate. The LD-MOSFET transistor includes a dielectric filled trench at a surface of the semiconductor substrate, and a doped region of the semiconductor substrate adjacent the dielectric-filled trench. The doped region and the dielectric-filled trench share an interface that has a terminus at the surface of the semiconductor substrate. An oxide layer is located over the semiconductor substrate, including along a surface of the doped region and along a surface of the dielectric-filled trench. The oxide layer has a first thickness over the dielectric-filled trench and a second greater thickness over the doped region.
Public/Granted literature
- US10998409B2 Transistors having gates with a lift-up region Public/Granted day:2021-05-04
Information query
IPC分类: