Invention Application
- Patent Title: INTERCONNECT STRUCTURE HAVING REDUCED RESISTANCE VARIATION AND METHOD OF FORMING SAME
-
Application No.: US16177854Application Date: 2018-11-01
-
Publication No.: US20200144106A1Publication Date: 2020-05-07
- Inventor: Nicholas V. LiCausi , Chanro Park , Ruilong Xie , Andre P. Labonte
- Applicant: GLOBALFOUNDRIES INC.
- Main IPC: H01L21/768
- IPC: H01L21/768

Abstract:
An interconnect structure of an integrated circuit and a method of forming the same, the interconnect structure including: at least two metal lines laterally spaced from one another in a dielectric layer, the metal lines having a top surface below a top surface of the dielectric layer; a hardmask layer on an upper portion of sidewalls of the metal lines, the hardmask layer having a portion extending between the metal lines, the extending portion being below the top surface of the metal lines; and at least one fully aligned via on the top surface of a given metal line.
Public/Granted literature
- US10832944B2 Interconnect structure having reduced resistance variation and method of forming same Public/Granted day:2020-11-10
Information query
IPC分类: