Invention Application
- Patent Title: LOAD COMPENSATION TO REDUCE DETERMINISTIC JITTER IN CLOCK APPLICATIONS
-
Application No.: US16661049Application Date: 2019-10-23
-
Publication No.: US20200162079A1Publication Date: 2020-05-21
- Inventor: Aaron J. Caffee , Brian G. Drost
- Applicant: Silicon Laboratories Inc.
- Main IPC: H03K21/02
- IPC: H03K21/02 ; H03K23/66

Abstract:
A method for reducing deterministic jitter in a clock generator includes providing a load current through a regulated voltage node to a circuit responsive to a divide ratio. The method includes providing an auxiliary current through the regulated voltage node. The auxiliary current has a first current level during a first period corresponding to a first value of the divide ratio and the auxiliary current has a second current level during a second period corresponding to a second value of the divide ratio.
Public/Granted literature
- US10778230B2 Load compensation to reduce deterministic jitter in clock applications Public/Granted day:2020-09-15
Information query