Invention Application
- Patent Title: SYSTEMS, METHODS, AND APPARATUSES FOR TILE LOAD
-
Application No.: US16487766Application Date: 2017-07-01
-
Publication No.: US20200249949A1Publication Date: 2020-08-06
- Inventor: Robert VALENTINE , Menachem ADELMAN , Milind B. GIRKAR , Zeev SPERBER , Mark J. CHARNEY , Bret L. TOLL , Rinat RAPPOPORT , Jesus Corbal , Stanislav SHWARTSMAN , Dan BAUM , Igor YANOVER , Alexander F. HEINECKE , Barukh ZIV , Elmoustapha OULD-AHMED-VALL , Yuri GEBIL
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- International Application: PCT/US2017/040544 WO 20170701
- Main IPC: G06F9/38
- IPC: G06F9/38 ; G06F9/30

Abstract:
Embodiments detailed herein relate to matrix operations. In particular, the loading of a matrix (tile) from memory. For example, support for a loading instruction is described in the form of decode circuitry to decode an instruction having fields for an opcode, a destination matrix operand identifier, and source memory information, and execution circuitry to execute the decoded instruction to load groups of strided data elements from memory into configured rows of the identified destination matrix operand to memory.
Public/Granted literature
- US11567765B2 Systems, methods, and apparatuses for tile load Public/Granted day:2023-01-31
Information query