Invention Application
- Patent Title: PIPELINE INCLUDING SEPARATE HARDWARE DATA PATHS FOR DIFFERENT INSTRUCTION TYPES
-
Application No.: US16860842Application Date: 2020-04-28
-
Publication No.: US20200293329A1Publication Date: 2020-09-17
- Inventor: Jiasheng CHEN , YunXiao ZOU , Bin HE , Angel E. SOCARRAS , QingCheng WANG , Wei YUAN , Michael MANTOR
- Applicant: ADVANCED MICRO DEVICES, INC. , ADVANCED MICRO DEVICES (SHANGHAI) CO., LTD.
- Priority: com.zzzhc.datahub.patent.etl.us.BibliographicData$PriorityClaim@43a855d7
- Main IPC: G06F9/38
- IPC: G06F9/38 ; G06F9/30 ; G06F15/80

Abstract:
A processing element is implemented in a stage of a pipeline and configured to execute an instruction. A first array of multiplexers is to provide information associated with the instruction to the processing element in response to the instruction being in a first set of instructions. A second array of multiplexers is to provide information associated with the instruction to the first processing element in response to the instruction being in a second set of instructions. A control unit is to gate at least one of power or a clock signal provided to the first array of multiplexers in response to the instruction being in the second set.
Public/Granted literature
- US11494192B2 Pipeline including separate hardware data paths for different instruction types Public/Granted day:2022-11-08
Information query