- 专利标题: METHOD OF CONTACT PATTERNING OF THIN FILM TRANSISTORS FOR EMBEDDED DRAM USING A MULTI-LAYER HARDMASK
-
申请号: US16361881申请日: 2019-03-22
-
公开(公告)号: US20200303520A1公开(公告)日: 2020-09-24
- 发明人: Chieh-Jen KU , Bernhard SELL , Pei-Hua WANG , Nikhil MEHTA , Shu ZHOU , Jared STOEGER , Allen B. GARDINER , Akash GARG , Shem OGADHOH , Vinaykumar HADAGALI , Travis W. LAJOIE
- 申请人: Intel Corporation
- 主分类号: H01L29/66
- IPC分类号: H01L29/66 ; H01L27/108 ; H01L29/786
摘要:
An integrated circuit structure comprises one or more backend-of-line (BEOL) interconnects formed over a first ILD layer. An etch stop layer is over the one or more BEOL interconnects, the etch stop layer having a plurality of vias that are in contact with the one or more BEOL interconnects. An array of BEOL thin-film-transistors (TFTs) is over the etch stop layer, wherein adjacent ones of the BEOL TFTs are separated by isolation trench regions. The TFTs are aligned with at least one of the plurality of vias to connect to the one or more BEOL interconnects, wherein each of the BEOL TFTs comprise a bottom gate electrode, a gate dielectric layer over the bottom gate electrode, and an oxide-based semiconductor channel layer over the bottom gate electrode having source and drain regions therein. Contacts are formed over the source and drain regions of each of BEOL TFTs, wherein the contacts have a critical dimension of 35 nm or less, and wherein the BEOL TFTs have an absence of diluted hydro-fluoride (DHF).
公开/授权文献
信息查询
IPC分类: