Invention Application
- Patent Title: NONVOLATILE MEMORY DEVICE HAVING A VERTICAL STRUCTURE AND A MEMORY SYSTEM INCLUDING THE SAME
-
Application No.: US17073653Application Date: 2020-10-19
-
Publication No.: US20210036015A1Publication Date: 2021-02-04
- Inventor: Bong-soon LIM , Jin-young KIM , Sang-won SHIM , Il-han PARK
- Applicant: SAMSUNG ELECTRONICS CO., LTD.
- Applicant Address: KR Suwon-si
- Assignee: SAMSUNG ELECTRONICS CO., LTD.
- Current Assignee: SAMSUNG ELECTRONICS CO., LTD.
- Current Assignee Address: KR Suwon-si
- Priority: KR10-2017-0159694 20171127
- Main IPC: H01L27/11582
- IPC: H01L27/11582 ; H01L27/11573 ; H01L25/18 ; H01L23/535 ; G11C16/04 ; H01L23/522 ; H01L27/11565 ; G11C16/08 ; H01L27/11575 ; H01L27/1157

Abstract:
A nonvolatile memory device including: a first semiconductor layer comprising a plurality of first word lines extending in a first direction, a first upper substrate and a first memory cell array, a second semiconductor layer including a plurality of second word lines extending in the first direction, second and third upper substrates adjacent to each other in the first direction and a second memory cell army, wherein the second memory cell array includes a first vertical structure on the first upper substrate and a second vertical structure on the second upper substrate, wherein the first semiconductor layer and the second semiconductor layer share a plurality of bit lines extending in a second direction, and a third semiconductor layer under the second semiconductor layer in a third direction perpendicular to the first and second directions, wherein the third semiconductor layer includes a lower substrate that includes a plurality of row decoder circuits and a plurality of page buffer circuits, wherein the first vertical structure includes a first via area in which a first through-hole via is provided, wherein the first through-hole via passes through the first vertical structure and connects a first bit line and a first page buffer circuit, and the second vertical structure includes a first partial block, wherein the first partial block overlaps the first via area in the first direction.
Public/Granted literature
- US11211403B2 Nonvolatile memory device having a vertical structure and a memory system including the same Public/Granted day:2021-12-28
Information query
IPC分类: