Invention Application
- Patent Title: ACCESS LINE MANAGEMENT FOR AN ARRAY OF MEMORY CELLS
-
Application No.: US17118800Application Date: 2020-12-11
-
Publication No.: US20210098045A1Publication Date: 2021-04-01
- Inventor: Daniele Vimercati
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Main IPC: G11C11/22
- IPC: G11C11/22

Abstract:
Methods, systems, and devices for access line management for an array of memory cells are described. Some memory devices may include a plate that is coupled with memory cells associated with a plurality of digit lines and/or a plurality of word lines. Because the plate is coupled with a plurality of digit lines and/or word lines, unintended cross-coupling between various components of the memory device may be significant. To mitigate the impact of unintended cross-coupling between various components, the memory device may float unselected word lines during one or more portions of an access operation. Accordingly, a voltage of each unselected word line may relate to the voltage of the plate as changes in plate voltage may occur.
Public/Granted literature
- US11315617B2 Access line management for an array of memory cells Public/Granted day:2022-04-26
Information query