- 专利标题: Circuit in Memory Device for Parasitic Resistance Reduction
-
申请号: US16888509申请日: 2020-05-29
-
公开(公告)号: US20210375355A1公开(公告)日: 2021-12-02
- 发明人: Dian-Sheg Yu , Jhon Jhy Liaw , Ren-Fen Tsui , Bing-Chian Lin
- 申请人: Taiwan Semiconductor Manufacturing Co., Ltd.
- 申请人地址: TW Hsin-Chu
- 专利权人: Taiwan Semiconductor Manufacturing Co., Ltd.
- 当前专利权人: Taiwan Semiconductor Manufacturing Co., Ltd.
- 当前专利权人地址: TW Hsin-Chu
- 主分类号: G11C11/418
- IPC分类号: G11C11/418 ; H01L27/11 ; H01L23/528 ; G11C11/419
摘要:
A memory device includes a plurality of memory cells located in a first region of the memory device. The memory cells include a first signal line, a first circuit located in the first region of the memory device, and a plurality of logic circuits located in a second region of the memory device. The second region and the first region have different design rules. The first circuit is configured to be selectively enabled and disabled. When the first circuit is enabled, the first signal line is electrically coupled in parallel with a second signal line.
公开/授权文献
- US11189340B1 Circuit in memory device for parasitic resistance reduction 公开/授权日:2021-11-30
信息查询
IPC分类: