Invention Application
- Patent Title: Method and Apparatus for Vertical Layered Decoding of Quasi-Cyclic Low-Density Parity Check Codes Built from Clusters of Circulant Permutation Matrices
-
Application No.: US17344689Application Date: 2021-06-10
-
Publication No.: US20210391872A1Publication Date: 2021-12-16
- Inventor: David Declercq , Benedict J. Reynwar , Vamsi Krishna Yella
- Applicant: Codelucida, Inc.
- Applicant Address: US AZ Tucson
- Assignee: Codelucida, Inc.
- Current Assignee: Codelucida, Inc.
- Current Assignee Address: US AZ Tucson
- Main IPC: H03M13/11
- IPC: H03M13/11

Abstract:
This invention presents a method and the corresponding hardware apparatus for decoding LDPC codes using a vertical layered (VL) iterative message passing algorithm. The invention operates on quasi-cyclic LDPC (QC-LDPC) codes, for which the non-zero circulant permutation matrices (CPMs) are placed at specific locations in the parity-check matrix of the codes, forming concentrated clusters of CPMs. The purpose of the invention is to take advantage of the organization of CPMs in clusters in order to derive a specific hardware architecture, consuming less power than the classical VL decoders. This is achieved by minimizing the number of read and write accesses to the main memories of the design.
Public/Granted literature
Information query
IPC分类: