Invention Application
- Patent Title: INTEGRATED CIRCUIT AND METHOD FOR FABRICATING THE SAME
-
Application No.: US17032155Application Date: 2020-09-25
-
Publication No.: US20220102428A1Publication Date: 2022-03-31
- Inventor: Chieh-Fei CHIU , Wen-Ting CHU , Yong-Shiuan TSAIR , Yu-Wen LIAO , Chih-Yang CHANG , Chin-Chieh YANG
- Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
- Applicant Address: TW Hsinchu
- Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
- Current Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
- Current Assignee Address: TW Hsinchu
- Main IPC: H01L27/24
- IPC: H01L27/24 ; H01L27/1159 ; H01L27/11592 ; H01L27/22 ; H01L43/02 ; H01L43/12 ; H01L45/00

Abstract:
A method for fabricating an integrated circuit is provided. The method includes depositing a dielectric layer over a conductive feature; etching an opening in the dielectric layer to expose the conductive feature, such that the dielectric layer has a tapered sidewall surrounding the opening; depositing a bottom electrode layer into the opening in the dielectric layer; depositing a resistance switch layer over the bottom electrode layer; patterning the resistance switch layer and the bottom electrode layer respectively into a resistance switch element and a bottom electrode, in which a sidewall of the bottom electrode is landing on the tapered sidewall of the dielectric layer.
Public/Granted literature
- US11751405B2 Integrated circuit and method for fabricating the same Public/Granted day:2023-09-05
Information query
IPC分类: