Invention Application
- Patent Title: PHASE LOCK LOOP (PLL) SYNCHRONIZATION
-
Application No.: US17714081Application Date: 2022-04-05
-
Publication No.: US20220231691A1Publication Date: 2022-07-21
- Inventor: David Francois Jacquet , Mostafa Ghazali , Masoud Kahrizi , Andras Tantos
- Applicant: Space Exploration Technologies Corp.
- Applicant Address: US CA Hawthorne
- Assignee: Space Exploration Technologies Corp.
- Current Assignee: Space Exploration Technologies Corp.
- Current Assignee Address: US CA Hawthorne
- Main IPC: H03L7/07
- IPC: H03L7/07 ; H03L7/197

Abstract:
In an embodiment, an apparatus includes an integrated circuit (IC) chip configured to receive a timing signal and a reference clock signal. The IC chips is configured to a reference time signal based on the timing signal and the reference clock signal. The IC chip includes a phase lock loop (PLL). The PLL is synchronized based on the reference time signal.
Public/Granted literature
- US11711084B2 Phase lock loop (PLL) synchronization Public/Granted day:2023-07-25
Information query