- 专利标题: SYSTEMS AND METHODS FOR REDUCING CONGESTION ON NETWORK-ON-CHIP
-
申请号: US17854341申请日: 2022-06-30
-
公开(公告)号: US20220405453A1公开(公告)日: 2022-12-22
- 发明人: Rahul Pal , Ashish Gupta , Navid Azizi , Jeffrey Schulz , Yin Chong Hew , Thuyet Ngo , George Chong Hean Ooi , Vikrant Kapila , Kok Kee Looi
- 申请人: Rahul Pal , Ashish Gupta , Navid Azizi , Jeffrey Schulz , Yin Chong Hew , Thuyet Ngo , George Chong Hean Ooi , Vikrant Kapila , Kok Kee Looi
- 申请人地址: IN Bangalore; US CA San Jose; CA Toronto; US CA Milpitas; MY Sungai Petani; MY Bayan Lepas; MY Bayan Lepas; SG Singapore; MY Permatang Pauh
- 专利权人: Rahul Pal,Ashish Gupta,Navid Azizi,Jeffrey Schulz,Yin Chong Hew,Thuyet Ngo,George Chong Hean Ooi,Vikrant Kapila,Kok Kee Looi
- 当前专利权人: Rahul Pal,Ashish Gupta,Navid Azizi,Jeffrey Schulz,Yin Chong Hew,Thuyet Ngo,George Chong Hean Ooi,Vikrant Kapila,Kok Kee Looi
- 当前专利权人地址: IN Bangalore; US CA San Jose; CA Toronto; US CA Milpitas; MY Sungai Petani; MY Bayan Lepas; MY Bayan Lepas; SG Singapore; MY Permatang Pauh
- 主分类号: G06F30/34
- IPC分类号: G06F30/34 ; G06F9/54 ; G06F9/30
摘要:
Systems or methods of the present disclosure may provide a programmable logic device including a network-on-chip (NoC) to facilitate data transfer between one or more main intellectual property components (main IP) and one or more secondary intellectual property components (secondary IP). To reduce or prevent excessive congestion on the NoC, the NoC may include one or more traffic throttlers that may receive feedback from a data buffer, a main bridge, or both and adjust data injection rate based on the feedback. Additionally, the NoC may include a data mapper to enable data transfer to be remapped from a first destination to a second destination if congestion is detected at the first destination.
信息查询