Invention Application
- Patent Title: BIT-CELL ARCHITECTURE BASED IN-MEMORY COMPUTE
-
Application No.: US17954060Application Date: 2022-09-27
-
Publication No.: US20230102492A1Publication Date: 2023-03-30
- Inventor: Harsh RAWAT , Kedar Janardan DHORI , Promod KUMAR , Nitin CHAWLA , Manuj AYODHYAWASI
- Applicant: STMicroelectronics International N.V.
- Applicant Address: CH Geneva
- Assignee: STMicroelectronics International N.V.
- Current Assignee: STMicroelectronics International N.V.
- Current Assignee Address: CH Geneva
- Main IPC: G11C7/10
- IPC: G11C7/10 ; G11C7/12

Abstract:
A memory array includes a plurality of bit-cells arranged as a set of rows of bit-cells intersecting a plurality of columns. The memory array also includes a plurality of in-memory-compute (IMC) cells arranged as a set of rows of IMC cells intersecting the plurality of columns of the memory array. Each of the IMC cells of the memory array includes a first bit-cell having a latch, a write-bit line and a complementary write-bit line, and a second bit-cell having a latch, a write-bit line and a complementary write-bit line, wherein the write-bit line of the first bit-cell is coupled to the complementary write-bit line of the second bit-cell and the complementary write-bit line of the first bit-cell is coupled to the write-bit line of the second bit-cell.
Public/Granted literature
- US12183424B2 Bit-cell architecture based in-memory compute Public/Granted day:2024-12-31
Information query