Invention Application
- Patent Title: FLEXIBLE SIZING AND ROUTING ARCHITECTURE
-
Application No.: US17515258Application Date: 2021-10-29
-
Publication No.: US20230136348A1Publication Date: 2023-05-04
- Inventor: Sriram Thyagarajan , Yew Keong Chong , Munish Kumar , Andy Wangkun Chen , Rajiv Kumar Sisodia
- Applicant: Arm Limited
- Applicant Address: GB Cambridge
- Assignee: Arm Limited
- Current Assignee: Arm Limited
- Current Assignee Address: GB Cambridge
- Main IPC: G11C7/06
- IPC: G11C7/06 ; G11C5/06 ; G11C7/10

Abstract:
Various implementations described herein are directed to a device having memory control circuitry having global passgates and a read-write driver that provides a global read-write signal to the global passgates. The device may have sense amplifier circuitry with local-drivers and a sense amplifier driver that provides a sense amplifier enable signal to the local-drivers, wherein the local-drivers may include multiple buffers coupled to the sense amplifier driver in parallel.
Public/Granted literature
- US11631439B1 Flexible sizing and routing architecture Public/Granted day:2023-04-18
Information query