Invention Publication
- Patent Title: NON-VOLATILE MEMORY DEVICE
-
Application No.: US18201331Application Date: 2023-05-24
-
Publication No.: US20240105267A1Publication Date: 2024-03-28
- Inventor: Inho Kang , Daeseok Byeon , Beakhyung Cho , Min-Hwi Kim , Yongsung Cho , Gyosoo Choo
- Applicant: SAMSUNG ELECTRONICS CO., LTD.
- Applicant Address: KR Suwon-si
- Assignee: SAMSUNG ELECTRONICS CO., LTD.
- Current Assignee: SAMSUNG ELECTRONICS CO., LTD.
- Current Assignee Address: KR Suwon-si
- Priority: KR 20220123478 2022.09.28
- Main IPC: G11C16/24
- IPC: G11C16/24 ; G11C16/04 ; H01L23/00 ; H01L25/065 ; H01L25/18 ; H10B41/41 ; H10B43/40 ; H10B80/00

Abstract:
Provided is a non-volatile memory device including a page buffer circuit having a multi-stage structure, wherein a stage of the multi-stage structure includes a high voltage region, a first low voltage region, and a second low voltage region. The high voltage region includes a first high voltage transistor connected to one of first to sixth bit lines and a second high voltage transistor connected to one of seventh to twelfth bit lines, the first low voltage region includes a first transistor connected to the first high voltage transistor, and the second low voltage region includes a second transistor connected to the second high voltage transistor. Each of the first low voltage region and the second low voltage regions has a first width corresponding to a pitch of six bit lines, and the high voltage region has a second width corresponding to a pitch of twelve bit lines.
Information query