Invention Publication
- Patent Title: ASYNCHRONOUS FINITE STATE MACHINE OUTPUT MASKING WITH CUSTOMIZABLE TOPOLOGY
-
Application No.: US17994654Application Date: 2022-11-28
-
Publication No.: US20240176384A1Publication Date: 2024-05-30
- Inventor: Roberta PRIOLO
- Applicant: STMicroelectronics International N.V.
- Applicant Address: CH Geneva
- Assignee: STMicroelectronics International N.V.
- Current Assignee: STMicroelectronics International N.V.
- Current Assignee Address: CH Geneva
- Main IPC: G06F1/08
- IPC: G06F1/08

Abstract:
An AFSM core includes a destination state-cell generating a destination state-signal, and a source state-cell generating a source state-signal and causing transition of the source state-signal in response to an acknowledgement indicating transition of the destination state-signal. The acknowledgment is communicated through a delay. A state-overlap occurs between transition of the destination state-signal and transition of the source state-signal. An output-net includes a balanced logic-tree receiving inputs, including the destination state-signal, from the core, and an additional logic-tree cascaded with the balanced logic-tree to form an unbalanced logic-tree so an input to the additional logic-tree is provided by output from the balanced logic-tree and another input receives the source state-signal. Tree propagation time occurs between receipt of a transition in the destination state-signal by the balanced logic-tree and a resulting transition of the output from the balanced logic-tree. The delay circuit causes the state-overlap to exceed the tree propagation time.
Public/Granted literature
- US12135575B2 Asynchronous finite state machine output masking with customizable topology Public/Granted day:2024-11-05
Information query