Invention Publication
- Patent Title: MULTIPLE-CORE MEMORY CONTROLLER
-
Application No.: US18059937Application Date: 2022-11-29
-
Publication No.: US20240176751A1Publication Date: 2024-05-30
- Inventor: Pankaj Deshmukh , Shyamkumar Thoziyoor , Vishakh Balakuntalam Visweswara , Jungwon Suh , Subbarao Palacharla
- Applicant: QUALCOMM Incorporated
- Applicant Address: US CA San Diego
- Assignee: QUALCOMM Incorporated
- Current Assignee: QUALCOMM Incorporated
- Current Assignee Address: US CA San Diego
- Main IPC: G06F13/16
- IPC: G06F13/16

Abstract:
This disclosure provides systems, methods, and devices for memory systems that support operating a least portions of a memory core at a frequency lower than a memory clock to reduce power consumption and cost. In a first aspect, a memory controller includes a first core for scheduling a first memory operation for a first portion of a clock cycle of the memory clock and includes a second core for scheduling a second memory operation for a second portion of the clock cycle of the memory clock. Other aspects and features are also claimed and described.
Public/Granted literature
- US12153531B2 Multiple-core memory controller Public/Granted day:2024-11-26
Information query