发明授权
US4542397A Self aligning small scale integrated circuit semiconductor chips to form
large area arrays
失效
自适应小尺寸集成电路半导体芯片形成大面积阵列
- 专利标题: Self aligning small scale integrated circuit semiconductor chips to form large area arrays
- 专利标题(中): 自适应小尺寸集成电路半导体芯片形成大面积阵列
-
申请号: US599427申请日: 1984-04-12
-
公开(公告)号: US4542397A公开(公告)日: 1985-09-17
- 发明人: David K. Biegelsen , Dirk J. Bartelink
- 申请人: David K. Biegelsen , Dirk J. Bartelink
- 申请人地址: CT Stamford
- 专利权人: Xerox Corporation
- 当前专利权人: Xerox Corporation
- 当前专利权人地址: CT Stamford
- 主分类号: H01L33/00
- IPC分类号: H01L33/00 ; G03F7/20 ; H01L21/306 ; H01L21/78 ; H01L29/04 ; H01L25/04 ; H01L21/302 ; H01L21/98
摘要:
Small scale integrated chips are fabricated from a semiconductor wafer and subsequently pretested and formed into large area arrays with self aligning and self locking characteristics due to the axial orientation of the semiconductor wafer and geometries employed for the chips based upon the wafer orientation, whereby the spacing of abutting chip edges in an array may be less than 7 .mu.m. The chips are fabricated from axial wafer, e.g., silicon axial wafer, wherein the chip boundaries are aligned with vertical {111} planes of the crystalline material so that each of the chips formed from the wafer may be defined within parallelogrammatic like geometries defined by these planes and their intersections. The term "parallelogrammatic like geometries" means all geometric shapes capable of being formed with various vertical {111} planes within the crystalline structure of the wafer. Examples of such shapes are parallelograms of various aspect ratios and variations or combinations of planar figures composed of parallelograms. Specific examples of geometries are diamond shaped or chevron shaped configurations.
公开/授权文献
- US5667011A Method of creating a casing in a borehole 公开/授权日:1997-09-16
信息查询
IPC分类: