发明授权
- 专利标题: Dynamic memory refresh and parity checking circuit
- 专利标题(中): 动态内存刷新和奇偶校验电路
-
申请号: US781023申请日: 1985-09-27
-
公开(公告)号: US4682328A公开(公告)日: 1987-07-21
- 发明人: John R. Ramsay , Zbigniew B. Styrna
- 申请人: John R. Ramsay , Zbigniew B. Styrna
- 申请人地址: CAX Ontario
- 专利权人: Mitel Corporation
- 当前专利权人: Mitel Corporation
- 当前专利权人地址: CAX Ontario
- 优先权: CAX488829 19850815
- 主分类号: G11C11/401
- IPC分类号: G11C11/401 ; G06F11/10 ; G06F11/14 ; G06F13/28 ; G11C7/10 ; G11C11/4096 ; G11C29/00 ; G11C29/42
摘要:
A circuit for use in conjunction with a microprocessor for refreshing, checking and correcting data signals stored in a dynamic memory. The circuit utilizes a direct memory access controller for transferring data signals stored in successive locations of the dynamic memory to a non-existent peripheral. Data signals appearing on a data bus as a result of the data transfer, are applied to a parity checking circuit for generating an interrupt signal to the microprocessor in response to detection of parity errors in the data signal. The microprocessor then performs a data recovery routine in which correct versions of the data signal stored in a non-volatile memory, are transferred for storage in the dynamic memory under control of a microprocessor. Parity errors in data signals stored in the dynamic memory are thus corrected prior to being accessed by the microprocessor.
公开/授权文献
- US5765048A Telescoping type of zoom lens and cam mechanism therefor 公开/授权日:1998-06-09
信息查询