发明授权
- 专利标题: Referenceless ECL logic circuit
- 专利标题(中): 无参考ECL逻辑电路
-
申请号: US344405申请日: 1989-04-28
-
公开(公告)号: US4928024A公开(公告)日: 1990-05-22
- 发明人: Isao Shimotsuhama , Shinji Emori , Yoshio Watanabe , Masaya Tamamura
- 申请人: Isao Shimotsuhama , Shinji Emori , Yoshio Watanabe , Masaya Tamamura
- 申请人地址: JPX Kawasaki
- 专利权人: Fujitsu Limited
- 当前专利权人: Fujitsu Limited
- 当前专利权人地址: JPX Kawasaki
- 优先权: JPX63-117627 19880513
- 主分类号: H03K19/086
- IPC分类号: H03K19/086 ; H03K19/094
摘要:
An ECL transistor pair is connected in parallel with a third transistor. A complementary signal is applied to the transistor pair. A high level of a signal that is applied to the third transistor is effectively higher than a high level of the input to the pair of transistors; and a low level of the signal applied to the third transistor is effectively lower than the high level of the input to the pair of transistors. The low level input to the third transistor enables the ECL circuit to output the complementary input signal and assures high speed ECL operation. The high level of the input to the third transistor disables the ECL circuit from outputting the complementary input signal.
公开/授权文献
- US5521595A Illuminated hazard warning device 公开/授权日:1996-05-28
信息查询
IPC分类: