发明授权
- 专利标题: Charge neutralization using silicon-enriched oxide layer
- 专利标题(中): 使用富氧氧化物层进行电荷中和
-
申请号: US776503申请日: 1991-10-11
-
公开(公告)号: US5128279A公开(公告)日: 1992-07-07
- 发明人: Subhash R. Nariani , Dipankar Pramanik
- 申请人: Subhash R. Nariani , Dipankar Pramanik
- 申请人地址: CA San Jose
- 专利权人: VLSI Technology, Inc.
- 当前专利权人: VLSI Technology, Inc.
- 当前专利权人地址: CA San Jose
- 主分类号: H01L23/29
- IPC分类号: H01L23/29 ; H01L23/532 ; H01L27/115
摘要:
Parasitic leakage is minimized in a MOS structure. An integrated circuit wafer comprises conventional MOS elements as applied through a first level metallization. An intermetal dielectric includes three layers, an intermediate organic glass layer used for planarization and upper and lower oxide layers. A second metallization is applied over the dielectric. Passivation includes a lower oxide passivation and an upper nitride passivation. Hydrogen from the nitride passivation migrates into the organic glass and forms positive charges that induce the parasitic leakage. The lower oxide layer in the intermetal dielectric is silicon-enriched to provide dangling bonds which neutralize this charge formation and thus minimize the parasitic leakage.
公开/授权文献
信息查询
IPC分类: