发明授权
US5148381A One-dimensional interpolation circuit and method based on modification of a parallel multiplier 失效
基于并行乘法器修改的一维插值电路及方法

  • 专利标题: One-dimensional interpolation circuit and method based on modification of a parallel multiplier
  • 专利标题(中): 基于并行乘法器修改的一维插值电路及方法
  • 申请号: US651738
    申请日: 1991-02-07
  • 公开(公告)号: US5148381A
    公开(公告)日: 1992-09-15
  • 发明人: David L. Sprague
  • 申请人: David L. Sprague
  • 申请人地址: CA Santa Clara
  • 专利权人: Intel Corporation
  • 当前专利权人: Intel Corporation
  • 当前专利权人地址: CA Santa Clara
  • 主分类号: G06F7/53
  • IPC分类号: G06F7/53 G06F7/506 G06F17/17
One-dimensional interpolation circuit and method based on modification
of a parallel multiplier
摘要:
An interpolator array having a plurality of interpolator array cells is provided for receiving first and second input values to be interpolated and an interpolator weight term, to provide an interpolated output. A bit of each of the two input values to be interpolated is received by an interpolator array cell and applied to a selecting circuit within a cell of the interpolator array. Additionally, an interpolation weight bit of the interpolation weight term is applied to the selection circuit. The selecting circuit applies either the input bit of the first input value or the input bit of the second input value to an adder within the interpolator cell in accordance with the value of the interpolation weight bit. An interpolator array cell also receives a partial product input and a carry-in input and applies these additional inputs to the adder. The adder provides a partial product output and a carry-out in accordance with the applied inputs.
公开/授权文献
信息查询
0/0