发明授权
- 专利标题: Integrated circuit with layout effective for high-speed processing
- 专利标题(中): 集成电路,布局有效,适用于高速处理
-
申请号: US950731申请日: 1992-09-24
-
公开(公告)号: US5359212A公开(公告)日: 1994-10-25
- 发明人: Tsuneaki Kudou , Takeji Tokumaru
- 申请人: Tsuneaki Kudou , Takeji Tokumaru
- 申请人地址: JPX Kawasaki
- 专利权人: Kabushiki Kaisha Toshiba
- 当前专利权人: Kabushiki Kaisha Toshiba
- 当前专利权人地址: JPX Kawasaki
- 优先权: JPX63-200202 19880812
- 主分类号: H01L27/02
- IPC分类号: H01L27/02 ; H01L27/10
摘要:
An integrated circuit with circuit layout enabling higher area utilization efficiency and shorter routing lengths, suitable for large-scale integrated, high-speed processing applications. The integrated circuit includes at least one function block for performing desired functions with respect to input data entered in a first direction to produce output data in the first direction; and at least two control blocks for providing control signals for controlling the operations of the function block, in a second direction perpendicular to the first direction, the control blocks being arranged such that the function block is located between two of the control blocks.
公开/授权文献
- US4208984A Razor usage indicator 公开/授权日:1980-06-24
信息查询
IPC分类: