Invention Grant
US5384477A CMOS latchup suppression by localized minority carrier lifetime reduction 失效
通过局部少数载流子寿命降低的CMOS闭锁抑制

CMOS latchup suppression by localized minority carrier lifetime reduction
Abstract:
A unique approach to suppressing latchup in CMOS structures is described. Atomic species that exhibit midgap levels in silicon and satisfy the criteria for localized action and electrical compatibility can be implanted to suppress the parasitic bipolar behavior Which causes latchup. Reduction of minority carrier lifetime can be achieved in critical parasitic bipolar regions that, by CMOS construction are outside the regions of active MOS devices. One way to accomplish this goal is to use the source/drain masks to locally implant the minority carrier lifetime reducer (MCLR) before the source/drain dopants are implanted. This permits the MCLR to be introduced at different depths or even to be different species, of the n and p-channel transistors. Another way to accomplish this goal requires that a blanket MCLR implant be done very early in the process, before isolation oxidation, gate oxidation or active threshold implants are done.
Public/Granted literature
Information query
Patent Agency Ranking
0/0