发明授权
US5539339A Differential load stage with stepwise variable impedance, and clocked comparator comprising such a load stage 失效
具有逐步可变阻抗的差分负载级和包括这种负载级的时钟比较器

Differential load stage with stepwise variable impedance, and clocked
comparator comprising such a load stage
摘要:
A load stage including a first transistor whose channel is connected between a first terminal and a first node, a second transistor whose channel is connected between a second terminal and a second node, a third transistor whose channel is connected between the first node, a third terminal and a fourth transistor whose channel is connected between the second node and the third terminal and a switch between the first and the second terminal. The gates of the first and the fourth transistor are connected to the first terminal. The gates of the second and the third transistor are connected to the second terminal. The load stage also includes a switch connected between the first node and the second node. When the switch is closed the first and the second transistor form a positive differential impedance between the first and the second terminal. When the switch is open the cross-coupled third and fourth transistors form a negative differential impedance between the first and the second terminal.
公开/授权文献
信息查询
0/0