发明授权
US5594611A Integrated circuit input/output ESD protection circuit with gate voltage
regulation and parasitic zener and junction diode
失效
集成电路输入/输出ESD保护电路,具有栅极电压调节和寄生齐纳二极管和结二极管
- 专利标题: Integrated circuit input/output ESD protection circuit with gate voltage regulation and parasitic zener and junction diode
- 专利标题(中): 集成电路输入/输出ESD保护电路,具有栅极电压调节和寄生齐纳二极管和结二极管
-
申请号: US180741申请日: 1994-01-12
-
公开(公告)号: US5594611A公开(公告)日: 1997-01-14
- 发明人: Rosario Consiglio , Gina M. Sparacino
- 申请人: Rosario Consiglio , Gina M. Sparacino
- 申请人地址: CA Milpitas
- 专利权人: LSI Logic Corporation
- 当前专利权人: LSI Logic Corporation
- 当前专利权人地址: CA Milpitas
- 主分类号: H01L27/02
- IPC分类号: H01L27/02 ; H02H9/04 ; H03K19/003 ; H02H9/00
摘要:
An integrated circuit structure with input/output gate voltage regulation and parasitic zener and junction diodes for protection against damage resulting from electrostatic discharge (ESD) events. The circuit includes a first protective FET connected between an input/output pad and a ground potential of the integrated circuit. A diode voltage regulator is also connected between the gate of the first protective FET and a reference potential of the integrated circuit. The first protective FET receives a voltage from its gate-drain overlap capacitance during an ESD event. The diode is operative during an ESD event to provide a sufficient voltage to the first FET gate to permit a desired ESD current flow through the first protective FET. In one embodiment the first FET is an NMOS device and the diode voltage regulator is a series of p-n forward biased diodes.
公开/授权文献
信息查询
IPC分类: