发明授权
- 专利标题: Bus protocol for locked cycle cache hit
- 专利标题(中): 总线协议锁定循环缓存命中
-
申请号: US572987申请日: 1995-12-15
-
公开(公告)号: US5787486A公开(公告)日: 1998-07-28
- 发明人: Henry Chin , John Edward Derrick , Christopher Michael Herring , George Totolos, Jr.
- 申请人: Henry Chin , John Edward Derrick , Christopher Michael Herring , George Totolos, Jr.
- 申请人地址: NY Armonk
- 专利权人: International Business Machines Corporation
- 当前专利权人: International Business Machines Corporation
- 当前专利权人地址: NY Armonk
- 主分类号: G06F9/46
- IPC分类号: G06F9/46 ; G06F12/08 ; G06F12/14
摘要:
An apparatus and method are provided for maintaining lock characteristics while providing selective access to a cache during lock cycles. To guarantee that only one master accesses memory at a time, locked cycles are always passed to the internal arbitration unit of the memory controller, even if they are cache hits. If the local bus is not granted or cannot be guaranteed that it will be granted the bus for the locked cycle, the cycle is cancelled.
公开/授权文献
- US4018775A 5-Phenyl-thiazolidin-4-one derivatives 公开/授权日:1977-04-19
信息查询