发明授权
US5859989A Apparatus method and system for 64 bit peripheral component interconnect
bus using accelerated graphics port logic circuits
失效
使用加速图形端口逻辑电路的64位外设组件互连总线的装置方法和系统
- 专利标题: Apparatus method and system for 64 bit peripheral component interconnect bus using accelerated graphics port logic circuits
- 专利标题(中): 使用加速图形端口逻辑电路的64位外设组件互连总线的装置方法和系统
-
申请号: US855341申请日: 1997-05-13
-
公开(公告)号: US5859989A公开(公告)日: 1999-01-12
- 发明人: Sompong Paul Olarig , Ronald Timothy Horan
- 申请人: Sompong Paul Olarig , Ronald Timothy Horan
- 申请人地址: TX Houston
- 专利权人: Compaq Computer Corp.
- 当前专利权人: Compaq Computer Corp.
- 当前专利权人地址: TX Houston
- 主分类号: G06T11/00
- IPC分类号: G06T11/00 ; G06T13/00
摘要:
A multiple use core logic chip set is provided in a computer system that may be configured either as a bridge between an accelerated graphics port ("AGP") bus and host and memory buses, as a bridge between a 64 bit additional peripheral component interconnect ("PCI") bus and the host and memory buses, or as a bridge between a primary PCI bus and an additional PCI bus. The function of the multiple use chip set is determined at the time of manufacture of the computer system or in the field whether an AGP bus bridge or an additional 64 bit PCI bus bridge is to be implemented. The multiple use core logic chip set has an arbiter having Request ("REQ") and Grant ("GNT") signal lines for each PCI device utilized on the additional 64 bit PCI bus. Selection of the type of bus bridge (AGP or PCI) in the multiple use core logic chip set may be made by a hardware signal input, or by software during computer system configuration or power on self test ("POST"). Software configuration may also be determined upon detection of a PCI device connected to the common bus.
公开/授权文献
信息查询
IPC分类:
G | 物理 |
G06 | 计算;推算或计数 |
G06T | 一般的图像数据处理或产生 |
G06T11/00 | 2D〔二维〕图像的生成 |