发明授权
US5889691A Apparatus and method for a multiplier unit with high component
utilization
失效
具有高组件利用率的乘法器单元的装置和方法
- 专利标题: Apparatus and method for a multiplier unit with high component utilization
- 专利标题(中): 具有高组件利用率的乘法器单元的装置和方法
-
申请号: US782001申请日: 1997-01-06
-
公开(公告)号: US5889691A公开(公告)日: 1999-03-30
- 发明人: Alan Gatherer , Carl E. Lemonds
- 申请人: Alan Gatherer , Carl E. Lemonds
- 申请人地址: TX Dallas
- 专利权人: Texas Instruments Incorporated
- 当前专利权人: Texas Instruments Incorporated
- 当前专利权人地址: TX Dallas
- 主分类号: G06F7/52
- IPC分类号: G06F7/52
摘要:
In a multiplier unit having a preprocessor stage, a multiplier stage, and a summation stage, the multiplier stage includes a shift register, a gate component for controllably transmitting the multiplicand A in a manner determined by a bit signal of multiplier B applied to the gate component control terminal. Partial products are grouped by multiplicand digits and each digit is applied, through delay components determined by the order of the digit, to first terminals of an associated adder components. Output signals from each adder component is transmitted through a plurality of delay components and applied to second input terminals of the same adder component. In this manner, partial products A.sub.p *B.sub.q are assembled and the partial products (A.sub.0 + . . . A.sub.M)*B.sub.q =A*B.sub.q can be applied to the summation unit in a single period. When the multiplier is an integer multiple of the multiplicand, the implementation is particularly convenient.
公开/授权文献
信息查询