发明授权
US5890003A Interrupts between asynchronously operating CPUs in fault tolerant
computer system
失效
在容错计算机系统中异步运行的CPU之间的中断
- 专利标题: Interrupts between asynchronously operating CPUs in fault tolerant computer system
- 专利标题(中): 在容错计算机系统中异步运行的CPU之间的中断
-
申请号: US116950申请日: 1993-09-07
-
公开(公告)号: US5890003A公开(公告)日: 1999-03-30
- 发明人: Richard W. Cutts, Jr. , Kenneth C. Debacker , Robert W. Horst , Nikhil A. Mehta , Douglas E. Jewett , John David Allison , Richard A. Southworth
- 申请人: Richard W. Cutts, Jr. , Kenneth C. Debacker , Robert W. Horst , Nikhil A. Mehta , Douglas E. Jewett , John David Allison , Richard A. Southworth
- 申请人地址: CA Cupertino
- 专利权人: Tandem Computers Incorporated
- 当前专利权人: Tandem Computers Incorporated
- 当前专利权人地址: CA Cupertino
- 主分类号: G06F1/12
- IPC分类号: G06F1/12 ; G06F9/46 ; G06F11/16
摘要:
A computer system in a fault-tolerant configuration employs three identical CPUs executing the same instruction stream, with two identical, self-checking memory modules storing duplicates of the same data. Memory references by the three CPUs are made by three separate busses connected to three separate ports of each of the two memory modules. The three CPUs are loosely synchronized, as by detecting events such as memory references and stalling any CPU ahead of others until all execute the function simultaneously; interrupts can be synchronized by ensuring that all three CPUs implement the interrupt at the same point in their instruction stream. Memory references via the separate CPU-to-memory busses are voted at the three separate ports of each of the memory modules. I/O functions are implemented using two identical I/O busses, each of which is separately coupled to only one of the memory modules. A number of I/O processors are coupled to both I/O busses.
公开/授权文献
- US4695582A Inhibitors of angiotensin converting enzyme 公开/授权日:1987-09-22
信息查询