发明授权
- 专利标题: Semiconductor integrated circuit device having hierarchical power source arrangement
-
申请号: US953728申请日: 1997-10-17
-
公开(公告)号: US5959927A公开(公告)日: 1999-09-28
- 发明人: Tadato Yamagata , Kazutami Arimoto , Masaki Tsukude
- 申请人: Tadato Yamagata , Kazutami Arimoto , Masaki Tsukude
- 申请人地址: JPX Tokyo
- 专利权人: Mitsubishi Denki Kabushiki Kaisha
- 当前专利权人: Mitsubishi Denki Kabushiki Kaisha
- 当前专利权人地址: JPX Tokyo
- 优先权: JPX6-121299 19940602; JPX6-320102 19941222; JPX7-023590 19950213
- 主分类号: G11C11/413
- IPC分类号: G11C11/413 ; G11C5/14 ; G11C7/22 ; G11C8/08 ; G11C11/407 ; G11C11/4074 ; G11C11/408 ; H01L27/105 ; H03K19/00 ; G11C7/00
摘要:
A variable impedance power supply line and a variable impedance ground line supplying voltages VCL1 and VSL1, respectively, are set to a low impedance state in a stand-by cycle and in a row related signal set period, and to a high impedance state in a column circuitry valid time period. Variable impedance power supply line and variable impedance ground line supplying voltages VCL2 and VSL2, respectively, are set to a high impedance state in the stand-by cycle, and low impedance state in the active cycle and in the row related signal reset time period. Inverters operate as operating power supply voltage of voltages VCL1 and VSL2 or voltages VCL2 and VSL1, in accordance with a logic level of an output signal in the stand-by cycle and in the active cycle. Thus a semiconductor memory device is provided in which subthreshold current in the stand-by cycle and active DC current in the active cycle can be reduced.
公开/授权文献
信息查询
IPC分类: