发明授权
US6060360A Method of manufacture of P-channel EEprom and flash EEprom devices
失效
P通道EEprom和闪存EEprom器件的制造方法
- 专利标题: Method of manufacture of P-channel EEprom and flash EEprom devices
- 专利标题(中): P通道EEprom和闪存EEprom器件的制造方法
-
申请号: US843183申请日: 1997-04-14
-
公开(公告)号: US6060360A公开(公告)日: 2000-05-09
- 发明人: Yai-Fen Lin , Shiou-Hann Liaw , Di-Son Kuo , Juang-Ke Yeh
- 申请人: Yai-Fen Lin , Shiou-Hann Liaw , Di-Son Kuo , Juang-Ke Yeh
- 申请人地址: TWX Hsin-Chu
- 专利权人: Taiwan Semiconductor Manufacturing Company
- 当前专利权人: Taiwan Semiconductor Manufacturing Company
- 当前专利权人地址: TWX Hsin-Chu
- 主分类号: H01L21/28
- IPC分类号: H01L21/28 ; H01L21/336 ; H01L29/423 ; H01L29/788 ; H01L21/8247
摘要:
A flash EEPROM or split gate flash EEPROM is made on a doped silicon semiconductor N-well formed in a doped semiconductor substrate. A channel with a given width is formed in the N-well which is covered with a tunnel oxide layer, and an N+ doped polysilicon floating gate electrode layer, which can be patterned into a split gate floating gate electrode having a narrower width than the channel width. An interelectrode dielectric layer is formed over the floating gate electrode and the exposed tunnel oxide. A control gate electrode includes a layer composed of P+ doped polysilicon over the interelectrode dielectric layer. The tunnel oxide layer, the floating gate electrode layer, the interelectrode dielectric layer, and the control gate electrode are patterned into a gate electrode stack above the channel. A source region and a drain region are formed in the surface of the substrate with a P type of dopant, the source region and the drain region being self-aligned with the gate electrode stack.
公开/授权文献
信息查询
IPC分类: