发明授权
US6104667A Clock control circuit for generating an internal clock signal with one or more external clock cycles being blocked out and a synchronous flash memory device using the same 有权
用于产生具有一个或多个外部时钟周期被阻止的内部时钟信号的时钟控制电路和使用该时钟控制电路的同步闪存器件

  • 专利标题: Clock control circuit for generating an internal clock signal with one or more external clock cycles being blocked out and a synchronous flash memory device using the same
  • 专利标题(中): 用于产生具有一个或多个外部时钟周期被阻止的内部时钟信号的时钟控制电路和使用该时钟控制电路的同步闪存器件
  • 申请号: US365075
    申请日: 1999-07-30
  • 公开(公告)号: US6104667A
    公开(公告)日: 2000-08-15
  • 发明人: Takao Akaogi
  • 申请人: Takao Akaogi
  • 申请人地址: JPX Kanagawa
  • 专利权人: Fujitsu Limited
  • 当前专利权人: Fujitsu Limited
  • 当前专利权人地址: JPX Kanagawa
  • 主分类号: G11C8/18
  • IPC分类号: G11C8/18 G11C16/08 G11C16/30 G11C16/32
Clock control circuit for generating an internal clock signal with one
or more external clock cycles being blocked out and a synchronous flash
memory device using the same
摘要:
A clock control circuit receives an external clock signal and generates an internal clock signal. Through use of internal programming and an external trigger signal, the clock control circuit blocks out one or more of the clock cycles of the external clock signal to generate the internal clock signal. The clock control circuit can be used in any semiconductor device, and especially in synchronous flash memory devices with a burst operation. In the synchronous flash memory devices, one or more of the internal clock cycles are blocked out to account for increased delays during certain data sensing operations such as word line switching during data reading. In the synchronous flash memory devices, the sensed data is stored in input/output buffers and transferred out synchronously to the external clock signal.
公开/授权文献
信息查询
0/0