发明授权
US06198651B1 Ferroelectric memory devices which utilize boosted plate line voltages to improve reading reliability and methods of operating same 有权
铁电存储器件利用升压板电压来提高读取可靠性和操作方法

  • 专利标题: Ferroelectric memory devices which utilize boosted plate line voltages to improve reading reliability and methods of operating same
  • 专利标题(中): 铁电存储器件利用升压板电压来提高读取可靠性和操作方法
  • 申请号: US09149366
    申请日: 1998-09-08
  • 公开(公告)号: US06198651B1
    公开(公告)日: 2001-03-06
  • 发明人: Jin-Woo LeeDong-Jin JungKi-Nam Kim
  • 申请人: Jin-Woo LeeDong-Jin JungKi-Nam Kim
  • 优先权: KR97-46199 19970908
  • 主分类号: G11C1122
  • IPC分类号: G11C1122
Ferroelectric memory devices which utilize boosted plate line voltages to improve reading reliability and methods of operating same
摘要:
Ferroelectric memory devices include a plate line, a bit line, a ferroelectric memory cell containing a first access transistor and a first ferroelectric capacitor electrically connected in series between the bit line and the plate line, and a word line electrically connected to a gate electrode of the first access transistor. A row decoder and a preferred plate line pulse generator are also provided to generate a write voltage of first magnitude (e.g., Vcc) on the plate line during a write time interval and a read voltage of a second magnitude (e.g., Vcc+&agr;), greater than the first magnitude, on the plate line during a read time interval. These different magnitudes of the write and read voltage for the plate line are generated in response to a control signal (CP), so that during a read operation, the magnitude of the change in voltage across the ferroelectric capacitor will be sufficient to enable a complete charge transfer of 2QR when the ferroelectric memory cell is storing a data 1 value. The plate line pulse generator may comprise a pulse generator, a voltage boosting circuit having an input electrically coupled to an output of the pulse generator and a switch circuit to electrically couple an output of the pulse generator to an output of the plate line pulse generator when the control signal is in a first logic state (during a write operation) and electrically couple an output of the voltage boosting circuit to the output of the plate line pulse generator when the control signal is in a second logic state (during a read operation).
信息查询
0/0